#### INTEGRATED CIRCUITS

# DATA SHEET

### 74F777

Triple bidirectional latched bus transceiver (3-State + open collector)

Product specification

1992 May 19

IC15 Data Handbook





### Triple bidirectional latched bus transceiver (3-State + Open Collector)

74F777

#### **FEATURES**

- Latching transceiver
- High drive Open Collector output current with minimum output swing
- Compatible with Test Mode (TM) bus specification
- Controlled output ramp
- Multiple package options
- Industrial temperature range available (-40°C to +85°C)

#### **DESCRIPTION**

The 74F777 is a triple bidirectional latched bus transceiver and is intended to provide the electrical interface to a high performance wired–OR bus. This bus has a loaded characteristics impedance

range of 20 to 50 ohms and is terminated on each end with a 30 to 40 ohm resistor.

The 74F777 is a triple bidirectional transceiver with Open Collector B and 3–State A port output drivers. A latch function is provided for the A port signals. The B port output driver is designed to sink 100mA from 2 volts to minimize crosstalk and ringing on the bus.

A separate output threshold clamp voltage (V $_{\rm X}$ ) is provided to prevent the A port output High level from exceeding future high density processor supply voltage levels. For 5 volt systems, V $_{\rm X}$  is simply tied to V $_{\rm CC}$ .

| TYPE   | TYPICAL PROPAGATION DELAY | TYPICAL SUPPLY CUR-<br>RENT( TOTAL) |
|--------|---------------------------|-------------------------------------|
| 74F777 | 7.0ns                     | 45mA                                |

#### ORDERING INFORMATION

|                              | ORDI                                                                                   |                                                                                             |           |
|------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------|
| DESCRIPTION                  | COMMERCIAL RANGE $V_{CC} = 5V \pm 10\%, T_{amb} = 0^{\circ}C \text{ to } +70^{\circ}C$ | INDUSTRIAL RANGE $V_{CC}$ = 5V $\pm 10\%$ , $T_{amb}$ = $-40^{\circ}$ C to +85 $^{\circ}$ C | PKG DWG # |
| 20-pin plastic DIP (300 mil) | N74F777N                                                                               | 174F777N                                                                                    | SOT146-1  |
| 20-pin PLCC                  | N74F777A                                                                               | 174F777A                                                                                    | SOT380-1  |

#### INPUT AND OUTPUT LOADING AND FAN OUT TABLE

| PINS        | DESCRIPTION                          | 74F (U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW |
|-------------|--------------------------------------|------------------------|------------------------|
| A0 – A2     | PNP latched inputs                   | 3.5/0.117              | 70μΑ/70μΑ              |
| B0 – B2     | Data inputs with threshold circuitry | 5.0/0.167              | 100μΑ/100μΑ            |
| OEA0 – OEA2 | A output enable inputs (active–High) | 1.0/0.033              | 20μΑ/20μΑ              |
| OEB0 – OEB2 | B output enable inputs (active–Low)  | 1.0/0.033              | 20μΑ/20μΑ              |
| LE0 – LE2   | Latch enable inputs (active–Low)     | 1.0/0.033              | 20μΑ/20μΑ              |
| A0 – A2     | 3–State outputs                      | 150/40                 | 3mA/24mA               |
| B0 – B2     | Open Collector outputs               | OC/166.7               | OC/100mA               |

Note to input and output loading and fan out table

One (1.0) FAST unit load is defined as:  $20\mu\text{A}$  in the High state and 0.6mA in the Low state. OC = Open Collector.

May 19, 1992 2 853–1645 06772

### Triple bidirectional latched bus transceiver (3–State + Open Collector)

74F777

#### **PIN CONFIGURATION**



#### PIN CONFIGURATION PLCC



#### **LOGIC SYMBOL**



#### **LOGIC DIAGRAM**



#### **IEC/IEEE SYMBOL**



#### Triple bidirectional latched bus transceiver (3-State + Open Collector)

74F777

#### **FUNCTION TABLE**

|          |         | INPU    | TS   |      | LATCH | OUT | PUTS | OPERATING MODE                |
|----------|---------|---------|------|------|-------|-----|------|-------------------------------|
| An       | Bn*     | LEn     | OEAn | OEBn | STATE | An  | Bn   | 1                             |
| Н        | Х       | L       | L    | L    | Н     | Z   | H**  | A 3-State, data from A to B   |
| L        | Х       | L       | L    | L    | L     | Z   | L    | 7                             |
| Х        | Х       | Н       | L    | L    | Qn    | Z   | Qn   | A 3-State, latched data to B  |
| -        | -       | L       | Н    | L    | (1)   | (1) | (1)  | Feedback: A to B, B to A      |
| -        | Н       | Н       | Н    | L    | H (2) | Н   | Z(2) | Preconditioned latch enabling |
| -        | L       | Н       | Н    | L    | H (2) | L   | Z(2) | data transfer from B to A     |
| -        | -       | Н       | Н    | L    | Qn    | Qn  | Qn   | Latch state to A and B        |
| Н        | Х       | L       | L    | Н    | Н     | Z   | Z    |                               |
| L        | Х       | L       | L    | Н    | L     | Z   | Z    | B and A 3–State               |
| Х        | Х       | Н       | L    | Н    | Qn    | Z   | Z    |                               |
| -        | Н       | L       | Н    | Н    | Н     | Н   | Z    |                               |
| -        | L       | L       | Н    | Н    | L     | L   | Z    | B 3-State, data from B to A   |
| -        | Н       | Н       | Н    | Н    | Qn    | Н   | Z    | 7                             |
|          | L       | Н       | Н    | Н    | Qn    | L   | Z    | <u> </u>                      |
| Notes to | functio | n table |      |      | Qn    |     |      |                               |

H = High voltage level

L = Low voltage level

X = Don't care

- = Input not externally driven

Z = High impedance (off) state

 $Q_n$  = High or Low voltage level one setup time prior to the Low-to-High  $\overline{\text{LE}}$  transition.

(1) = Condition will cause a feedback loop path: A to B and B to A.

(2) = The latch must be preconditioned such that B inputs may assume a High or Low level while OEB0 and OEB1 are Low and LE is High.

=Precaution should be taken to insure the B inputs do not float. If they do they are equal to Low state.

H\*\*= Goes to level of pull-up voltage.

Each latch is independent. The latches may be run in any combination of modes.

#### **ABSOLUTE MAXIMUM RATINGS**

(Operation beyond the limit set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free air temperature range.)

| SYMBOL           | PARAME                                        | TER                     | RATING       | UNIT |
|------------------|-----------------------------------------------|-------------------------|--------------|------|
| V <sub>CC</sub>  | Supply voltage                                |                         | -0.5 to +7.0 | V    |
| V <sub>X</sub>   | Threshold control                             |                         | -0.5 to +7.0 | V    |
| V <sub>IN</sub>  | Input voltage                                 | OEBn, OEAn, LEn         | -0.5 to +7.0 | V    |
|                  |                                               | A0 – A2, B0 – B2        | -0.5 to +5.5 | V    |
| I <sub>IN</sub>  | Input current                                 | -30 to +5               | mA           |      |
| V <sub>OUT</sub> | Voltage applied to output in High output stat | −0.5 to V <sub>CC</sub> | V            |      |
| I <sub>OUT</sub> | Current applied to output in                  | A0 – A2                 | 48           | mA   |
|                  | Low output state                              | B0 – B2                 | 200          | mA   |
| T <sub>amb</sub> | Operating free air                            | Commercial range        | 0 to +70     | °C   |
|                  | temperature range Industrial range            |                         | -40 to +85   | °C   |
| T <sub>stg</sub> | Storage temperature range                     | -65 to +150             | °C           |      |

# Triple bidirectional latched bus transceiver (3–State + Open Collector)

74F777

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                            |                  |     | LIMITS |      | UNIT |
|------------------|--------------------------------------|------------------|-----|--------|------|------|
|                  |                                      |                  | MIN | NOM    | MAX  | 1    |
| V <sub>CC</sub>  | Supply voltage                       |                  | 4.5 | 5.0    | 5.5  | V    |
| V <sub>IH</sub>  | High-level input voltage             | Except B0 - B2   | 2.0 |        |      | V    |
|                  |                                      | B0 – B2          | 1.6 |        |      | V    |
| $V_{IL}$         | Low-level input voltage              | Except B0 - B2   |     |        | 0.8  | V    |
|                  |                                      | B0 – B2          |     |        | 1.43 | V    |
| I <sub>lk</sub>  | Input clamp current                  | Except A0 – A2   |     |        | -18  | mA   |
|                  |                                      | A0 – A2          |     |        | -40  | mA   |
| I <sub>OH</sub>  | High-level output current            | Except A0 - A2   |     |        | -3   | mA   |
| I <sub>OL</sub>  | Low-level output current             | A0 – A2          |     |        | 24   | mA   |
|                  |                                      | B0 – B2          |     |        | 100  | mA   |
| T <sub>amb</sub> | Operating free-air temperature range | Commercial range | 0   |        | +70  | °C   |
|                  |                                      | Industrial range | -40 | 1      | +85  | °C   |

### Triple bidirectional latched bus transceiver (3–State + Open Collector)

74F777

#### DC ELECTRICAL CHARACTERISTICS

(Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL                             | PARAMETE                                                | R                    | TE                                                                    | ST                                            |      | UNIT             |                |    |
|------------------------------------|---------------------------------------------------------|----------------------|-----------------------------------------------------------------------|-----------------------------------------------|------|------------------|----------------|----|
|                                    |                                                         |                      | COND                                                                  | ITIONS <sup>1</sup>                           | MIN  | TYP <sup>2</sup> | MAX            | i  |
| I <sub>OH</sub>                    | High-level output current                               | B0 – B2              | V <sub>CC</sub> = MAX, V <sub>IL</sub> = MAX, V                       | V <sub>IH</sub> = MIN, V <sub>OH</sub> = 2.1V |      |                  | 100            | μΑ |
| l <sub>OFF</sub>                   | Power-off output current                                | B0 – B2              | $V_{CC} = 0.0V$ , $V_{IL} = MAX$ , $V$                                |                                               |      | 100              | μΑ             |    |
|                                    |                                                         |                      | $V_{CC} = MIN,$                                                       | $I_{OH} = -3mA$ , $V_X = V_{CC}$              | 2.5  |                  | Vcc            | V  |
| $V_{OH}$                           | High-level output voltage                               | A0 – A2 <sup>4</sup> | $V_{IL} = MAX,$<br>$V_{IH} = MIN$                                     | $I_{OH} = -4mA$ , $V_X = 3.13V$ and 3.47V     | 2.5  |                  | V <sub>X</sub> | V  |
|                                    |                                                         | A0 – A2 <sup>4</sup> | $V_{CC} = MIN,$                                                       | $I_{OL} = 20 \text{mA}, V_X = V_{CC}$         |      |                  | 0.50           | V  |
| $V_{OL}$                           | Low-level output voltage                                | B0 – B2              | $V_{IL} = MAX$ ,                                                      | I <sub>OL</sub> = 100mA                       |      |                  | 1.15           | V  |
|                                    |                                                         |                      | V <sub>IH</sub> = MIN                                                 | I <sub>OL</sub> = 4mA                         | 0.40 |                  |                | V  |
| V <sub>IK</sub>                    | Input clamp voltage                                     | A0 – A2              | $V_{CC} = MIN, I_I = I_{IK}$                                          |                                               |      |                  | -0.5           | V  |
|                                    |                                                         | Except A0 – A2       | $V_{CC} = MIN, I_I = I_{IK}$                                          |                                               |      |                  | -1.2           | V  |
| I <sub>I</sub>                     | Input current at maximum input voltage                  | OEBn, OEAn,<br>LEn   | $V_{CC} = MAX, V_I = 7.0V$                                            |                                               |      |                  | 100            | μА |
|                                    |                                                         | A0 – A2,<br>B0 – B2  | $V_{CC} = MAX, V_I = 5.5V$                                            |                                               |      | 1                | mA             |    |
| I <sub>IH</sub>                    | High-level input current                                | OEBn, OEAn,<br>LEn   | $V_{CC} = MAX, V_I = 2.7V, Br$                                        |                                               |      | 20               | μА             |    |
|                                    |                                                         | B0 – B2              | $V_{CC} = MAX, V_I = 2.1V$                                            |                                               |      |                  | 100            | μΑ |
| I <sub>IL</sub>                    | Low-level input current                                 | OEBn, OEAn,<br>LEn   | $V_{CC} = MAX, V_I = 0.5V$                                            |                                               |      |                  | -20            | μΑ |
|                                    |                                                         | B0 – B2              | $V_{CC} = MAX, V_I = 0.3V$                                            |                                               |      |                  | -100           | μΑ |
| I <sub>OZH</sub> + I <sub>IH</sub> | Off–state output current,<br>High level voltage applied | A0 – A2              | $V_{CC} = MAX, V_O = 2.7V$                                            |                                               |      |                  | 70             | μΑ |
| I <sub>OZL</sub> + I <sub>IL</sub> | Off-state output current,<br>Low level voltage applied  | A0 – A2              | $V_{CC} = MAX, V_I = 0.5V$                                            |                                               |      |                  | -70            | μА |
| I <sub>X</sub>                     | High level control current                              | •                    | $V_{CC} = MAX, V_X = V_{CC}, \overline{L}$<br>A0 - A2 = 2.7V, B0 - B2 | -100                                          |      | 100              | μА             |    |
|                                    |                                                         |                      | $V_{CC} = MAX, V_X = 3.13 \& 2.7V, \overline{OEB}n = A0 - A2 = 2.20$  | -10                                           |      | 10               | μА             |    |
| I <sub>OS</sub>                    | Short circuit output current <sup>3</sup>               | A0 – A2 only         | $\frac{V_{CC}}{OEB}$ n = 2.7V                                         | -60                                           |      | -150             | mA             |    |
|                                    |                                                         | I <sub>CCH</sub>     | V <sub>CC</sub> = MAX                                                 |                                               |      | 40               | 60             | mA |
| Icc                                | Supply current (total)                                  | I <sub>CCL</sub>     | $V_{CC} = MAX, V_{IL} = 0.5V$                                         |                                               |      | 55               | 80             | mA |
|                                    |                                                         | I <sub>CCZ</sub>     | $V_{CC} = MAX, V_{IL} = 0.5V$                                         |                                               | 45   | 67               | mΑ             |    |

#### Notes to DC electrical characteristics

- For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
   Unless otherwise specified, V<sub>X</sub> =V<sub>CC</sub> for all test condition.
- 2. All typical values are at  $V_{CC}$  = 5V,  $T_{amb}$  = 25°C.
- 3. Not more than one output should be shorted at a time. For testing I<sub>OS</sub>, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.
- 4. Due to test equipment limitations, actual test conditions are for  $V_{IH}$  =1.8v and  $V_{IL}$  = 1.3V.

## Triple bidirectional latched bus transceiver (3–State + Open Collector)

74F777

#### **AC ELECTRICAL CHARACTERISTICS**

|                                      |                                                       |                                |                  |                                                                           |              | A PORT                | LIMITS                                          |                                                                              |                                                       |      |  |  |
|--------------------------------------|-------------------------------------------------------|--------------------------------|------------------|---------------------------------------------------------------------------|--------------|-----------------------|-------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------|------|--|--|
| SYMBOL                               | PARAMETER                                             | TEST<br>CONDITION              | \ V <sub>C</sub> | $T_{amb} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 30pF, R_{L} = 9\Omega$ |              |                       | C to +70°C<br>0V ±10%<br>F, R <sub>L</sub> = 9Ω | +85<br>V <sub>CC</sub> = +5                                                  | -40°C to<br>5°C<br>.0V ±10%<br>-, R <sub>L</sub> = 9Ω | UNIT |  |  |
|                                      |                                                       |                                | MIN              | TYP                                                                       | MAX          | MIN                   | MAX                                             | MIN                                                                          | MAX                                                   |      |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Bn to An                         | Waveform 1                     | 8.5<br>7.5       | 10.5<br>9.5                                                               | 13.0<br>12.0 | 8.0<br>7.5            | 14.5<br>12.5                                    | 8.0<br>7.5                                                                   | 14.5<br>12.5                                          | ns   |  |  |
| t <sub>PZH</sub>                     | Output enable time to<br>High or Low<br>OEAn to An    | Waveform 3, 4                  | 8.0<br>9.0       | 10.0<br>11.0                                                              | 13.0<br>14.0 | 7.0<br>8.0            | 14.5<br>15.5                                    | 7.0<br>8.0                                                                   | 14.5<br>15.5                                          | ns   |  |  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable time from<br>High or Low<br>OEAn to An | Waveform 3, 4                  | 1.5<br>1.5       | 3.0<br>3.0                                                                | 6.0<br>6.0   | 1.0<br>1.0            | 6.5<br>6.0                                      | 1.0<br>1.0                                                                   | 6.5<br>6.0                                            | ns   |  |  |
|                                      |                                                       |                                | B PORT LIMITS    |                                                                           |              |                       |                                                 |                                                                              |                                                       |      |  |  |
| SYMBOL                               | PARAMETER                                             | TEST<br>CONDITION              | V <sub>C</sub>   | <sub>nb</sub> = +25<br><sub>C</sub> = +5.0<br>OpF, R <sub>U</sub>         | VO           | V <sub>CC</sub> = +5. | to +70°C<br>$0V \pm 10\%$<br>$R_U = 9\Omega$    | T <sub>amb</sub> = -<br>+85<br>V <sub>CC</sub> = +5<br>C <sub>D</sub> = 30pF | UNIT                                                  |      |  |  |
|                                      |                                                       |                                | MIN              | TYP                                                                       | MAX          | MIN                   | MAX                                             | MIN                                                                          | MAX                                                   |      |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn                         | Waveform 1                     | 3.0<br>5.0       | 4.5<br>6.5                                                                | 7.0<br>9.0   | 2.5<br>4.5            | 8.0<br>10.0                                     | 2.5<br>4.5                                                                   | 8.0<br>10.0                                           | ns   |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>LEn to Bn                        | Waveform 1                     | 3.5<br>5.5       | 5.5<br>7.5                                                                | 8.0<br>10.5  | 3.0<br>5.0            | 9.0<br>11.5                                     | 3.0<br>5.0                                                                   | 9.0<br>11.5                                           | ns   |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Enable/disable time<br>OEBn to An                     | Waveform 1                     | 3.0<br>6.0       | 5.0<br>8.0                                                                | 7.5<br>10.5  | 3.0<br>5.5            | 8.0<br>12.0                                     | 3.0<br>5.5                                                                   | 8.0<br>12.0                                           | ns   |  |  |
| t <sub>TLH</sub><br>t <sub>THL</sub> | Transition time, B port 1.3V to 1.7V, 1.7V to 1.3V    | Test Circuits and<br>Waveforms | 0.5<br>0.5       | 4.0<br>2.0                                                                | 4.5<br>4.5   | 0.5<br>0.5            | 7.0<br>4.5                                      | 0.5<br>0.5                                                                   | 7.0<br>4.5                                            | ns   |  |  |

#### **AC SETUP REQUIREMENTS**

|                                            |                         |                   |                  | LIMITS                                                  |     |                                                    |              |                                                                               |      |    |  |  |  |  |
|--------------------------------------------|-------------------------|-------------------|------------------|---------------------------------------------------------|-----|----------------------------------------------------|--------------|-------------------------------------------------------------------------------|------|----|--|--|--|--|
| SYMBOL                                     | PARAMETER               | TEST<br>CONDITION | \ V <sub>C</sub> | <sub>nb</sub> = +25<br>cc = +5.0<br>0pF, R <sub>U</sub> | OV  | $T_{amb} = 0^{\circ}C$ $V_{CC} = +5.$ $C_D = 30pF$ | 0V $\pm$ 10% | T <sub>amb</sub> = -<br>+85<br>V <sub>CC</sub> = +5.<br>C <sub>D</sub> = 30pF | UNIT |    |  |  |  |  |
|                                            |                         |                   | MIN              | TYP                                                     | MAX | MIN                                                | MAX          | MIN                                                                           | MAX  |    |  |  |  |  |
| t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Setup time<br>An to LEn | Waveform 2        | 4.0<br>4.5       |                                                         |     | 4.5<br>4.5                                         |              | 4.5<br>4.5                                                                    |      | ns |  |  |  |  |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L)   | Hold time<br>An to LEn  | Waveform 2        | 0.0<br>0.0       |                                                         |     | 0.0<br>0.0                                         |              | 0.0<br>0.0                                                                    |      | ns |  |  |  |  |
| t <sub>w</sub> (L)                         | LEn pulse width, Low    | Waveform 2        | 5.5              |                                                         |     | 6.5                                                |              | 6.5                                                                           |      | ns |  |  |  |  |

#### **AC WAVEFORMS**



Waveform 1. Propagation delay, data to output and enable/disable time OEBn to Bn



Waveform 2. Data set-up and hold times and  $\overline{\text{LE}}$  pulse width

May 19, 1992 7

#### Triple bidirectional latched bus transceiver (3-State + Open Collector)

74F777



OEAn  $t_{PZL}$ VOI +0.3V SF00440

Waveform 3. 3-State output enable time to High level and output disable time from High level

Waveform 4. 3-State output enable time to Low level and output disable time from Low level

#### Notes to AC waveforms

For all waveforms,  $V_M = 1.5V$ .

The shaded areas indicate when the input is permitted to change for predictable output performance.

#### **TEST CIRCUITS AND WAVEFORMS**



R<sub>L</sub> = Load resistor; see AC electrical characteristics for value.

Load capacitance includes jig and probe capacitance; see AC electrical characteristics for value. Pull up resistor; see AC electrical characteristics for value.

 $C_D$  = Load capacitance includes jig and probe capacitance; see AC electrical characteristics for value.  $R_T$  = Termination resistance should be equal to  $Z_{OUT}$  of pulse generators.

SF00431

# Triple bidirectional latched bus transceiver (3-State + open collector)

74F777

#### DIP20: plastic dual in-line package; 20 leads (300 mil)

SOT146-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | M <sub>H</sub> | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.30   | 0.53<br>0.38   | 0.36<br>0.23   | 26.92<br>26.54   | 6.40<br>6.22     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3    | 0.254 | 2.0                      |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.051 | 0.021<br>0.015 | 0.014<br>0.009 | 1.060<br>1.045   | 0.25<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33   | 0.01  | 0.078                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER | EUROPEAN | ISSUE DATE |            |                                 |
|----------|-----|-------|----------|------------|------------|---------------------------------|
| VERSION  | IEC | JEDEC | EIAJ     |            | PROJECTION | ISSUE DATE                      |
| SOT146-1 |     |       | SC603    |            |            | <del>92-11-17</del><br>95-05-24 |

1992 May 19

# Triple bidirectional latched bus transceiver (3-State + open collector)

74F777

#### PLCC20: plastic leaded chip carrier; 20 leads

SOT380-1



#### DIMENSIONS (millimetre dimensions are derived from the original inch dimensions)

| UNIT   | А              | A <sub>1</sub><br>min. | A <sub>3</sub> | A <sub>4</sub><br>max. | bp           | b <sub>1</sub> | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>D</sub> | еE           | H <sub>D</sub> | HE            | k              | Lp           | v     | w     | у     | Z <sub>D</sub> <sup>(1)</sup><br>max. | Z <sub>E</sub> <sup>(1)</sup><br>max. | β   |
|--------|----------------|------------------------|----------------|------------------------|--------------|----------------|------------------|------------------|------|----------------|--------------|----------------|---------------|----------------|--------------|-------|-------|-------|---------------------------------------|---------------------------------------|-----|
| mm     | 4.57<br>4.19   | 0.51                   | 0.25           | 3.05                   | 0.53<br>0.33 | 0.81<br>0.66   | 9.04<br>8.89     | 9.04<br>8.89     | 1.27 | 8.38<br>7.37   | 8.38<br>7.37 | 10.03<br>9.78  | 10.03<br>9.78 | 1.22<br>1.07   | 1.44<br>1.02 | 0.18  | 0.18  | 0.10  | 2.16                                  | 2.16                                  | 45° |
| inches | 0.180<br>0.165 | 0.020                  | 0.01           | 0.12                   |              | 0.032<br>0.026 |                  | 0.356<br>0.350   | 0.05 | 0.330<br>0.290 |              |                |               | 0.048<br>0.042 |              | 0.007 | 0.007 | 0.004 | 0.085                                 | 0.085                                 | 45  |

#### Note

1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.

| OUTLINE  |     | REFER    | ENCES | EUROPEAN   | ISSUE DATE                      |
|----------|-----|----------|-------|------------|---------------------------------|
| VERSION  | IEC | JEDEC    | EIAJ  | PROJECTION | ISSUE DATE                      |
| SOT380-1 |     | MO-047AA |       |            | <del>95-02-25</del><br>97-12-16 |

Triple bidirectional latched bus transceiver (3-State + open collector)

74F777

**NOTES** 

1992 May 19

### Triple bidirectional latched bus transceiver (3-State + open collector)

74F777

#### Data sheet status

| Data sheet status         | Product<br>status | Definition [1]                                                                                                                                                                                                                                            |
|---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                         |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                      |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Date of release: 10-98

Document order number: 9397-750-05178

Let's make things better.

Philips Semiconductors



